

# Parallware, LLVM & Supercomputing

**Manuel Arenaz** manuel.arenaz@apppentra.com



## Index



- Motivation for Supercomputing, LLVM & Parallware
- Parallware Software Architecture



# Why Supercomputing? (Top500 Nov 2017)



| Rank | Site                                                             | System                                                                                                                           | Cores      | Rmax<br>(TFlop/s) | Rpeak<br>(TFlop/s) | Power<br>(kW) |
|------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------------|
| 1    | National Supercomputing Center<br>in Wuxi<br>China               | Sunway TaihuLight - Sunway MPP,<br>Sunway SW26010 260C 1.45GHz,<br>Sunway<br>NRCPC                                               | 10,649,600 | 93,014.6          | 125,435.9          | 15,371        |
| 2    | National Super Computer Center<br>in Guangzhou<br>China          | Tianhe-2 (MilkyWay-2) - TH-IVB-FEP<br>Cluster, Intel Xeon E5-2692 12C<br>2.200GHz, TH Express-2, Intel Xeon Phi<br>31S1P<br>NUDT | 3,120,000  | 33,862.7          | 54,902.4           | 17,808        |
| 3    | Swiss National Supercomputing<br>Centre (CSCS)<br>Switzerland    | Piz Daint - Cray XC50, Xeon E5-2690v3<br>12C 2.6GHz, Aries interconnect ,<br>NVIDIA Testa P100<br>Cray Inc.                      | 361,760    | 19,590.0          | 25,326.3           | 2,272         |
| 4    | Japan Agency for Marine-Earth<br>Science and Technology<br>Japan | <b>Gyoukou</b> - ZettaScaler-2.2 HPC<br>system, Xeon D-1571 16C 1.3GHz,<br>Infiniband EDR, PEZY-SC2 700Mhz<br>ExaScaler          | 19,860,000 | 19,135.8          | 28,192.0           | 1,350         |
| 5    | DOE/SC/Oak Ridge National<br>Laboratory<br>United States         | Titan - Cray XK7, Opteron 6274 16C<br>2.200GHz, Cray Gemini interconnect,<br>NVIDIA K20x<br>Cray Inc.                            | 560,640    | 17,590.0          | 27,112.5           | 8,209         |

# Supercomputers provide massive parallelism to address leading-edge scientific problems

# Why LLVM?





**CLANG** 

**FLANG** 



# **Parallel** programming for scientific codes is based on a complex software stack



#### Why Parallware?



# ATMUX Multiplication of Transposed Sparse Matrix by Vector

| Serial version          |                            | gcc   | -O2 -march=native -mtune=native -ftree-vectorize                 | 0.25 s   |       |
|-------------------------|----------------------------|-------|------------------------------------------------------------------|----------|-------|
|                         |                            | clang | -O2 -march=native -mtune=native -ftree-vectorize                 | 0.27 s   |       |
|                         | OpenMP<br>pragma<br>atomic | gcc   | -O2 -march=native -mtune=native -ftree-vectorize -fopenmp        | 0.359 s  | 0.7x  |
| PARALLWARE manages race |                            | clang | -O2 -march=native -mtune=native -ftree-vectorize <b>-fopenmp</b> | 0.3470 s | 0.78x |
| conditions<br>with      | OpenMP                     | gcc   | -O2 -march=native -mtune=native -ftree-vectorize -fopenmp        | 0.1172 s | 2.13x |

-O2 -march=native -mtune=native -ftree-vectorize -fopenmp

Test system: Intel® Core™ i7-4770 CPU @ 3.40GHz

2.29x

0.1177 s

#### atmux.c X 1 • void atmux(double\* val, double\* x, double\* y, int\* col ind, int\* row ptr, int n, int nz) 3 { 4 0 for(int t = 0; t < n; t++)5 v[t] = 0; 6 7 . for(int i = 0; i < n; i++) { 8 for (int k = row ptr[i]: k < row ptr[i+1]: k++) {</pre> y[col ind[k]] = y[col ind[k]] + x[i] \* val[k];9 10 12 }

privatization of arrays

clang

# Parallware helps to boost the performance of scientific codes

#### What is Parallware?



# Parallelization of (sequential) source code with minimal user-provided compiler hints

```
atmux.c X
1 void atmux(double* val, double* x, double* y,
 2
               int* col ind, int* row ptr, int n, int nz)
 3
        for(int t = 0; t < n; t++)
 5
            v[t] = 0;
 6
 7 .
        for(int i = 0; i < n; i++) {
 8
            for (int k = row ptr[i]; k < row ptr[i+1]; k++) {</pre>
 9
                y[col ind[k]] = y[col ind[k]] + x[i] * val[k];
10
11
12
```

```
    pw atmux private.c

                          pw atmux.c
                                         pw struct atmux.c
                                                             pw struct atmux ACC.c
                                                                                    pw struct atmux test.c
    #include <stdlib.h>
    void atmux(double* val. double* x. double* v.
                int* col ind, int* row ptr, int n, int nz)
        double *y private;
         #pragma omp parallel default(none) shared(col ind, n, row ptr, val, x, y) private(y private)
        #pragma omp for schedule(auto)
         for(int t = 0; t < n; t++)
            v[t] = 0:
13
        v private = (double*) malloc(sizeof(double)*n);
         for(int pw0=0; pw0<n; ++pw0) {
16
             v private[pw0] = 0;
17
18
         #pragma omp for schedule(auto)
19
        for(int i = 0: i < n: i++) {
             for (int k = row ptr[i]; k < row ptr[i+1]; k++) {
                 y private[col ind[k]] = y private[col ind[k]] + x[i] * val[k];
22
23
        #pragma omp critical
            for(int pw\theta=0; pw\theta<n; ++pw\theta) {
                 y[pw0] += y private[pw0];
29
         free(y private);
         } // end parallel
```

# Parallware(R) is a static program analysis technology to discover parallelization opportunities

#### Index



- Motivation for Supercomputing, LLVM & Parallware
- Parallware Software Architecture

















# appentra

## Mem2reg Value propagation

#### Challenge #1:

- Mem2reg removes the LLVM instructions Allocalnst/LoadInst/StoreInst of scalar variables converted into SSA form.

#### **Impact:**

- Parallware semantic engine needs to analyze the computations of all variables in order to generate OpenMP pragmas/clauses.
- Key information to determine the data scoping of variable (e.g., shared, private, reduction, firstprivate, lastprivate).

```
int f() {
    int x = 1;
    int y = x;
    int z = y + 2;
    return z;
}
```

```
define i32 @f() #0 {
    %1 = alloca i32, align 4
    %2 = alloca i32, align 4
    %3 = alloca i32, align 4
    store i32 1, i32* %1, align 4
    %4 = load i32, i32* %1, align 4
    store i32 %4, i32* %2, align 4
    %5 = load i32, i32* %2, align 4
    %6 = add nsw i32 %5, 2
    store i32 %6, i32* %3, align 4
    %7 = load i32, i32* %3, align 4
    ret i32 %7
}
```

```
define i32 @f() local_unnamed_addr #0 !dbg !7 {
    %1 = add nsw i32 1, 2
    ret i32 %1
}
```

## **LLVM/Clang ABI Implementation**



#### Challenge #2:

- Source code data types are not always preserved by clang CC1
- Clang CC1 changes procedure's signature to be conformant with the target Application Binary Interface (ABI)

#### Impact:

- In order to generate OpenMP pragmas/clauses, Parallware needs to determine the signature of all the source code procedures.

```
struct S {
    int f[4];
};

void f(struct S s) {
    s.f[2] = 3;
    return;
}
```

```
%struct.S = type { [4 x i32] }
define void@f(i64, i64) #0 {
     %3 = alloca %struct.S, align 4
     %4 = bitcast %struct.S* %3 to { i64, i64 }*
     %5 = getelementptr inbounds { i64, i64 }, { i64, i64 }* %4, i32 0, i32 0
     store i64 %0, i64* %5, align 4
     %6 = getelementptr inbounds { i64, i64 }, { i64, i64 }* %4, i32 0, i32 1
     store i64 %1, i64* %6, align 4
     %7 = getelementptr inbounds %struct.S, %struct.S* %3, i32 0, i32 0
     \%8 = getelementptr inbounds [4 x i32], [4 x i32] * \%7, i64 0, i64 2
     store i32 3, i32* %8, align 4
     ret void
```

## **Short-circuit evaluation complexity**



#### Challenge #3:

- Clang CC1 expands expressions as a set of BasicBlocks that evaluate the expression according to the C/C++ standard.
- Examples: short-circuit evaluation, ternary operator

#### Impact:

- In order to perform data flow analysis efficiently in large source codes, Parallware reduces the complexity of the Control Flow Graph of the LLVM IR.

```
int f(int x, int y) {
    if ( x && y ) {
        return 2;
    } else {
        return 3;
    }
}
```

```
define i32 @f(i32, i32) #0 {
      %6 = load i32, i32* %4, align 4
      %7 = icmp ne i32 %6, 0
      br i1 %7, label %8, label %12
: <label>:8:
                                           ; preds = %2
      %9 = load i32, i32* %5, align 4
      %10 = icmp ne i32 %9, 0
      br i1 %10, label %11, label %12
; <label>:11:
                                          ; preds = %8
       store i32 2, i32* %3, align 4
      br label %13
: <label>:12:
                                          ; preds = \%8, \%2
       store i32 3, i32* %3, align 4
      br label %13
: <label>:13:
                                          ; preds = %12, %11
      %14 = load i32, i32* %3, align 4
       ret i32 %14
```



14



# Parallware, LLVM & Supercomputing





## **LLVM/Clang ABI Implementation**



```
struct S {
    int f[16];
};

struct S f() {
    struct S s;
    s.f[2] = 3;
    return s;
}
```

```
define void @f(%struct.S* noalias sret) #0 {
    %2 = alloca %struct.S, align 4
    %3 = getelementptr inbounds %struct.S, %struct.S* %2, i32 0, i32 0
    %4 = getelementptr inbounds [16 x i32], [16 x i32]* %3, i64 0, i64 2
    store i32 3, i32* %4, align 4
    %5 = bitcast %struct.S* %0 to i8*
    %6 = bitcast %struct.S* %2 to i8*
    call void @llvm.memcpy.p0i8.p0i8.i64(i8* %5, i8* %6, i64 64, i32 4, i1 false)
    ret void
}
```



#### **Short-circuit evaluation complexity**



```
int f(int x, int y)
{
    return x && y;
}
```



```
define i32 @f(i32, i32) #0 {
    %3 = alloca i32, align 4
    %4 = alloca i32, align 4
     store i32 %0, i32* %3, align 4
     store i32 %1, i32* %4, align 4
    %5 = load i32, i32* %3, align 4
    \%6 = icmp ne i32 \%5, 0
    br i1 %6, label %7, label %10
: <label>:7:
                                        ; preds = %2
    %8 = load i32, i32* %4, align 4
    %9 = icmp ne i32 %8, 0
    br label %10
; <label>:10:
                                        ; preds = %7, %2
    %11 = phi i1 [ false, %2 ], [ %9, %7 ]
    %12 = zext i1 %11 to i32
     ret i32 %12
```



# **Short-circuit evaluation complexity**



```
int g(int x);
int f(int x, int y) {
    return x ? g(x) : g(y);
}
```

```
define i32 @f(i32, i32) #0 {
     %3 = alloca i32, align 4
      %4 = alloca i32, align 4
      store i32 %0, i32* %3, align 4
      store i32 %1, i32* %4, align 4
      %5 = load i32, i32* %3, align 4
      \%6 = icmp ne i32 \%5, 0
      br i1 %6, label %7, label %10
; <label>:7:
                                                 ; preds = %2
     %8 = load i32, i32* %3, align 4
     %9 = call i32 @g(i32 %8)
      br label %13
; <label>:10:
                                                 ; preds = %2
     %11 = load i32, i32* %4, align 4
     %12 = call i32 @g(i32 %11)
      br label %13
                                                 ; preds = %10, %7
; <label>:13:
     %14 = phi i32 [ %9, %7 ], [ %12, %10 ]
      ret i32 %14
```